高性能DES和Triple-DES核心


Newsletter Subscription

Helion Tech LogoThese high performance cores from Helion have been highly optimised for use in FPGA, and implement the DES and triple-DES encryption standards, as described in NIST Federal Information Processing Standard (FIPS) publication 46-3.

Two versions are available, each offering different trade-offs between area and speed. The smallest solution is a one-round-per-clock solution, which has been very carefully designed for minimum area in FPGA. The faster variant is somewhat different to most others commercially available in that it operates at a rate of two-rounds-per-clock. This results in a core which will run significantly faster for a given gate-count, so for high performance designs, where either speed is essential or space is limited, these cores may be the perfect solution.

Features

  • Implements DES and Triple-DES to NIST FIPS publication 46-3
  • Two versions available; user can choose best balance of speed and size for application
  • 非常快速的操作 - 单个DES加密/解密仅在最快的版本中仅需9个锁定周期
  • Same core offers dynamically selectable single DES/triple DES and encrypt/decrypt modes
  • 所有DES操作模式都很容易实现(例如欧洲央行,CBC,OFB,CFB,CTR,CBC-MAC)
  • Simple external interface
  • 高度优化用于在每种FPGA技术中使用

跳到

Block Diagram

订购信息

此IP核心受到Helion技术的bob电子竞技俱乐部支持和出售,请联系Helion Technologyinfo@heliontech.comor visit their website atwww.heliontech.comfor more information.

Documentation

快速参考
TITLE NUMBER 版本 日期 FORMAT SIZE
Helion Technology- DES和三端核心
3/23/2011 PDF 75 KB

*By clicking on the "Notify Me of Changes" button, you agree to receive notifications on changes to the document(s) you selected.

Like most websites, we use cookies and similar technologies to enhance your user experience. We also allow third parties to place cookies on our website. By continuing to use this website you consent to the use of cookies as described in our饼干政策.